Logo

IEEE 2416-2019

Current Revision

IEEE Standard for Power Modeling to Enable System-Level Analysis

$83.00

$106.00

$170.10


Sub Total (1 Item(s))

$ 0.00

Estimated Shipping

$ 0.00

Total (Pre-Tax)

$ 0.00


Stay effortlessly up-to-date with the latest standard revisions. When new versions are released, they're automatically charged and delivered to you, ensuring seamless compliance.

Document Preview Not Available...

New IEEE Standard - Active. In this standard, a parameterized and abstracted power model enabling system, software, and hardware intellectual property (IP)-centric power analysis and optimization are described. Concepts and constructs are defined for the development of parameterized, accurate, efficient, and complete power models for systems and hardware IP blocks usable for system power analysis and optimization. Process, voltage, and temperature (PVT) independence; power and thermal management interface; and workload and architecture parameterization are some of the concepts included.
This standard describes a parameterized and abstracted power model enabling system, software, and hardware intellectual property (IP)-centric power analysis and optimization. It defines concepts for the development of parameterized, accurate, efficient, and complete power models for systems and hardware IP blocks usable for system power analysis and optimization. These concepts include, but are not limited to, process, voltage, and temperature (PVT) independence; power and thermal management interface; and workload and architecture parameterization. Such models are suitable for use in software development flows and hardware design flows, as well as for representing both pre-silicon-estimated and post-silicon-measured data. This standard also defines the necessary requirements for the information content of parameterized, accurate, efficient, and complete power models to help guide development and usage of other related power, workload, and functional modeling standards, such as UPF IEEE Std 1801(TM)-2015, SystemC IEEE Std 1666(TM)-2011, and SystemVerilog IEEE Std 1800(TM)-2012. Beyond defining the concepts and related standard requirements, this standard also recommends the use of other relevant design flow standards (e.g., IP-XACT IEEE Std 1685(TM)-2014 [B2]2), with the objective of enabling more complete and usable power-aware design flows.
This standard supports the ability to develop accurate, efficient, and interoperable power models for complex designs, to be used with a variety of commercial products throughout an electronic system design, analysis, and verification flows.

SDO IEEE: Institute of Electrical and Electronics Engineers
Document Number 2416
Publication Date July 31, 2019
Language en - English
Page Count 63
Revision Level
Supercedes
Committee Design Automation
Publish Date Document Id Type View
July 31, 2019 2416-2019 Revision